Rollover to Zoom 

|Share:

Description

Latches and flip-flops have a direct impact on power consumption and speed of VLSI systems. Therefore study on low-power and high performance latches and flip-flops is inevitable. In this book we delve into the details of TSPC pulsed latch design and optimization for low power. The proposed circuit uses MTCMOS technique resulting in significant energy savings. This proposed circuit outcomes existing designs and shows the best result. The leakage power is reduced by using best technique among all run time techniques viz. MTCMOS. Thereby comparison of different conventional flip-flops and TSPC flip-flop in terms of power consumption, propagation delays and product of power consumption and propagation delay with SPICE simulation results is calculated. This book also enumerates low power, high-speed design of D flip-flop. It presents technique to minimize subthreshold leakage power as well as the power consumption of the CMOS circuits. The proposed circuit in this book shows a design for D flip flop to increase the overall speed of the system as compared to other circuits. This technique allows circuit to achieve lowest power consumption
  • ISBN13: 9783659142055
  • Publisher: LAP Lambert Academic Publishing
  • Pubilcation Year: 2012
  • Format: Paperback
  • Pages: 00096
Specifications
FormatPaperback
Publication DateJune 6, 2012
Pages96
Primary CategoryTechnology & Engineering/Electronics - General

Low Power High Performance Sequential Logic Design

Write a Review

Free Shipping over $35 and Free Returns 

$72.29
$0.38 off if you opt out of free returns